missing pin in Celeron 1000A SL5VP

Post new topic   Reply to topic    CPU-World.com forums Forum Index -> Information Requests (Collectible Chips only)
View previous topic :: View next topic  
Author Message
Tegranphos



Joined: 04 Oct 2009
Posts: 806
Location: Navarra - Spain

PostPosted: Wed May 30, 2012 12:54 pm    Post subject: missing pin in Celeron 1000A SL5VP Reply with quote

Hello, I recently found 2 Celeron 1000A SL5VP but the two chips have the same pin missing (first in one corner) and my question is: Is it normal or I have bad lucky?

Sorry but no photo, my camera said good bye when i try take the photo :_(
Back to top
View user's profile Send private message [ Hidden ] MSN Messenger
mavroxur



Joined: 06 Jul 2005
Posts: 1192
Location: Wichita Falls, TX

PostPosted: Wed May 30, 2012 3:52 pm    Post subject: Reply with quote

Socket 370 has one "missing" pin in two corners. Is this what you're talking about?
Back to top
View user's profile Send private message [ Hidden ]
Tegranphos



Joined: 04 Oct 2009
Posts: 806
Location: Navarra - Spain

PostPosted: Wed May 30, 2012 7:07 pm    Post subject: Reply with quote

mmm... ovbiously... not.

Te CPU with the two corners with the oficialy missing pins in down, and in the left inferior corner, first pin and two more that not seeing after.

_________________
My small x86 collection: http://tegranphos.x86-guide.com/en/collection.html
Back to top
View user's profile Send private message [ Hidden ] MSN Messenger
Tegranphos



Joined: 04 Oct 2009
Posts: 806
Location: Navarra - Spain

PostPosted: Wed May 30, 2012 7:33 pm    Post subject: Reply with quote

Photo-shop with red marked missing pins in the two procesors.
Back to top
View user's profile Send private message [ Hidden ] MSN Messenger
Tegranphos



Joined: 04 Oct 2009
Posts: 806
Location: Navarra - Spain

PostPosted: Wed May 30, 2012 7:43 pm    Post subject: Reply with quote

OK, mistery solved, inclompleted mod, the overclocker not make the jumper xD:

http://www.oocities.org/_lunchbox/ms6905_tualatin_mod.html

http://www.overclockers.com/forums/showthread.php?t=67417&pp=50&page=5

http://www.overclockers.com/forums/archive/index.php/t-73195.html
Back to top
View user's profile Send private message [ Hidden ] MSN Messenger
Neon_WA



Joined: 08 Nov 2008
Posts: 7146
Location: Margaret River, West Australia

PostPosted: Wed May 30, 2012 7:52 pm    Post subject: Reply with quote

what i was thinking seeing what the pins were for

from left to right
Pin A3 > AGTL I/O
Pin E3 > AGTL I/O
Pin D4 > AGTL I/O

_________________
There are 10 types of people in this world:
those who understand binary and those who don't. ~Author Unknown
http://www.x86-guide.net/Neon-WA/en/collection.html
Back to top
View user's profile Send private message [ Hidden ] MSN Messenger
Tegranphos



Joined: 04 Oct 2009
Posts: 806
Location: Navarra - Spain

PostPosted: Thu May 31, 2012 9:30 am    Post subject: Reply with quote

wow sorry, two days without sleep and anybody will forgot that pins are inverted xD

New photo: when i put the chip in it, the red pins are the pins that are missing. I hope that this time is OK xD
Back to top
View user's profile Send private message [ Hidden ] MSN Messenger
Neon_WA



Joined: 08 Nov 2008
Posts: 7146
Location: Margaret River, West Australia

PostPosted: Thu May 31, 2012 6:17 pm    Post subject: Reply with quote

pins from top to bottom

AN3 > DYN_OE
AK4 > VttPWRGD
AJ3 > RESET2#

The DYN_OE allows the BSEL and VID signals to be driven out from the processor.
When this signal is low (a condition that will occur if the Intel® Pentium® III
processor is installed in a non-supported platform), the VID and BSEL signals will
be tri-stated and the platform pull-up resistors will set the VID and BSEL to all ‘1’s’
which is a safe setting.

The VTT_PWRGD signal informs the system that the VID/BSEL signals are in their
correct logic state. During Power-up, the VID signals will be in a indeterminate state
for a small period of time. The voltage regulator or the VRM should not sample and/
or latch the VID signals until the VTT_PWRGD signal is asserted. The assertion of
the VTT_PWRGD signal indicates the VID signals are stable and are driven to the
final state by the processor.

RESET2# pin is provided to differentiate the Intel® Pentium® III processor with
512KB L2 Cache from legacy Pentium® III processors. The Intel® Pentium® III
processor with 512KB L2 Cache. does not use the RESET2# pin.

_________________
There are 10 types of people in this world:
those who understand binary and those who don't. ~Author Unknown
http://www.x86-guide.net/Neon-WA/en/collection.html
Back to top
View user's profile Send private message [ Hidden ] MSN Messenger
Display posts from previous:   
Post new topic   Reply to topic    CPU-World.com forums Forum Index -> Information Requests (Collectible Chips only) All times are GMT - 5 Hours
Page 1 of 1
Jump to:  
You can post new topics in this forum
You can reply to topics in this forum
You cannot edit your posts in this forum
You cannot delete your posts in this forum
You cannot vote in polls in this forum
You cannot attach files in this forum
You cannot download files in this forum

Powered by phpBB © 2001 phpBB Group